

## **Octal Double-Data-Rate PSRAM**

## **Specifications**

- Single Supply Voltage:
  - $\odot$   $~V_{\text{DD}}$  =1.62 to 1.98V
  - V<sub>DDQ</sub> =1.62 to 1.98V
- Interface: Octal SPI with DDR mode, two bytes transfers per one clock cycle
- Performance: Clock rate up to 200MHz, 400MBps read/write throughput
- Organization: 512Mb, 64M x 8bits with 2048 bytes per page
  - Column address: AY0 to AY10
  - Row address: AX0 to AX14
- Refresh: Self-managed
- Operating temperature range
  - Tc = -40°C to +85°C (standard range)
  - Tc = -40°C to +105°C (extended range)
  - Typical mean Room Standby Current:
    - 200μA @ 25°C (Standby mode)
    - 80µA @ 25°C (Halfsleep<sup>™</sup> Mode with data retained)
- Maximum Standby Current:
  - 2200μA @ 105°C
  - 1360μA @ 85°C
  - Maximum Standby Current:
    - 80µA @ 25°C (Halfsleep<sup>™</sup> Mode with data retained)

#### Features

- Low Power Features:
  - Auto Temperature Compensated Self-Refresh (ATCSR) by built-in temperature sensor
  - Ultra Low Power Halfsleep<sup>™</sup> mode with data retention.
- Software reset
- Output driver LVCMOS with programmable drive strength
- Data mask (DM) for write data
- Data strobe (DQS) enabled high speed read operation
- Register configurable write and read initial latencies
- Write burst length, maximum 2048 Byte, minimum 2 Byte.
- Wrap & hybrid burst in 16/32/64/128 lengths.
- Linear Burst Command (wraps at page boundary)



**Block Diagram** 



## **Table of Contents**

| 1 | Та | able of | Contents                                         |  |  |
|---|----|---------|--------------------------------------------------|--|--|
|   | 1  | Table   | e of Contents 2                                  |  |  |
|   | 2  | Pack    | age Information 4                                |  |  |
|   |    | 2.1     | Package Types : BGA 24B x8 (BD) 4                |  |  |
|   |    | 2.2     | Package Outline Drawing5                         |  |  |
|   |    | 2.2.1   | BGA 24B x8 , package code BD5                    |  |  |
|   | 3  | Orde    | ering Information                                |  |  |
|   | 4  | Signa   | al Table7                                        |  |  |
|   | 5  | Bloc    | k diagram                                        |  |  |
|   | 6  | Pow     | er-Up Initialization                             |  |  |
|   |    | 6.1     | Power-Up Initialization Method via. Global Reset |  |  |
|   | 7  | Inter   | face Description                                 |  |  |
|   |    | 7.1     | Address Space                                    |  |  |
|   |    | 7.2     | Burst Type & Length                              |  |  |
|   |    | 7.3     | Command/Address Latching10                       |  |  |
|   |    | 7.4     | Command Truth Table                              |  |  |
|   |    | 7.5     | Read Operation                                   |  |  |
|   |    | 7.6     | Write Operation                                  |  |  |
|   |    | 7.7     | Control registers                                |  |  |
|   |    | 7.8     | Deep Power Down Mode                             |  |  |
|   |    | 7.9     | Halfsleep <sup>™</sup> Mode                      |  |  |
|   | 8  | Elect   | rical Specifications:                            |  |  |
|   |    | 8.1     | Absolute Maximum Ratings                         |  |  |
|   |    | 8.2     | Pin Capacitance                                  |  |  |
|   |    | 8.3     | Decoupling Capacitor Requirement                 |  |  |
|   |    | 8.3.1   | Low ESR cap C1:                                  |  |  |
|   |    | 8.3.2   | Large cap C2:                                    |  |  |
|   |    | 8.4     | Operating Conditions                             |  |  |
|   |    | 8.5     | DC Characteristics                               |  |  |
|   |    | 8.6     | AC Characteristics                               |  |  |



## APS51208N-OCHx Octal DDR PSRAM



## 2 Package Information

## 2.1 Package Types : BGA 24B x8 (BD)

The APS51208N-OCHx is available in mini-BGA 24B package 6 x 8 x 1.2mm, ball pitch 1.0mm, ball size 0.4mm, package code "BD".

• Ball Assignment for MINI-BGA 24B





Note:

1. Part Number APS51208N-OCHx-BD for 512Mb.

2. RFU: Reserved for Future Use, which is reserved for 2nd CE#.

3. NC: No internal connection.

4. For Package code BD, A4 is NC on the 512Mb part.



## 2.2 Package Outline Drawing

## 2.2.1 BGA 24B x8 , package code BD





## **3 Ordering Information**

#### Table 1: Ordering Information

| Part Number       | ΙΟ | Temperature Range    | Max Frequency | Note    |
|-------------------|----|----------------------|---------------|---------|
| APS51208N-OCH-BD  | X8 | Tc = -40°C to +85°C  | 200 MHz       | BGA 24B |
| APS51208N-OCHX-BD | X8 | Tc = -40°C to +105°C | 200 MHz       | BGA 24B |

Note for "x"

 -OCH is standard part. PN example of 24b BGA is APS51208N-OCH-BD for normal temperature grade.





## 4 Signal Table

All signals are listed in Table 2.

#### Table 2: Signals Table

| Symbol          | Туре   | Description                                             | Comments                                  |
|-----------------|--------|---------------------------------------------------------|-------------------------------------------|
| V <sub>DD</sub> | Power  | Core & IO supply 1.8V                                   | V <sub>DDQ</sub> short to V <sub>DD</sub> |
|                 |        |                                                         | internally.                               |
| V <sub>SS</sub> | Ground | Core& IO supply ground                                  |                                           |
| A/DQ[7:0]       | 10     | Address/DQ bus [7:0]                                    |                                           |
| DQS/DM          | 10     | DQ strobe clock for DQ[7:0] during all reads, Data mask |                                           |
|                 |        | for DQ[7:0] during memory writes. DM is active high.    |                                           |
|                 |        | DM=1 means "do not write".                              |                                           |
| CE#             | Input  | Chip select, active low. When CE#=1, chip is in standby |                                           |
| CLK             | Input  | Clock signal                                            |                                           |



## 5 Block diagram



## apmemory

## 6 Power-Up Initialization

Octal DDR products include an on-chip voltage sensor used to start the self-initialization process.  $V_{DD}$  and  $V_{DDQ}$  must be applied simultaneously. When they reach a stable level at or above minimum  $V_{DD}$ , the device is in Phase 1 and will require 150µs to complete its self-initialization process. The user can then proceed to Phase 2 of the initialization described in section 6.1

During Phase 1 CE# should remain HIGH (track V<sub>DD</sub> within 200mV); CLK should remain LOW.

After Phase 2 is complete the device is ready for operation, however Halfsleep<sup>™</sup> entry and Deep Power Down (DPD) entry are not available until Halfsleep<sup>™</sup> Power Up (tHSPU) or DPD Power Up (tDPDp) durations are observed.

## 6.1 Power-Up Initialization Method via. Global Reset

Global Reset command is a power-up initialization method. After the Phase 1 of 150µs period, the host can issue Global Reset command to reset the device, shown in Phase 2 of Figure 1.



Figure 1. Power-Up Initialization Timing with Global Reset

The Global Reset command resets all register contents. Memory content is not guaranteed. The command frame is made of 4 clocked CE# lows. Clocking is optional during tRST. The Global Reset command sequence is shown below.



Figure 2: Global Reset



## 7 Interface Description

### 7.1 Address Space

Octal DDR PSRAM device is byte-addressable. Memory accesses are required to start on even addresses (A[0]='0).

## 7.2 Burst Type & Length

Read and write operations are always in wrap mode within 16, 32, 64, 128 or 2K (see Table 9). Bursts can start on any even address. Write Burst Length has a minimum of 2 bytes (1 rising CLK and 1 falling CLK edge). Read has no minimum length. Both write and read have no restriction on maximum Burst Length as long as tCEM is met.

### 7.3 Command/Address Latching

After CE# goes LOW, instruction code is latched on 1<sup>st</sup> CLK rising edge. Row Access (RA) address is latched on the 3<sup>rd</sup> & 4<sup>th</sup> edges (2<sup>nd</sup> CLK rising edge, 2<sup>nd</sup> CLK falling edge), while Column Access (CA) address is latched on the 5<sup>th</sup> & 6<sup>th</sup> CLK edges (3<sup>rd</sup> CLK rising edge, 3<sup>rd</sup> CLK falling edge).

|         | 1st     | СLК | 2nd    | CLK    | 3rd   | CLK   |
|---------|---------|-----|--------|--------|-------|-------|
| Pin     |         | ┍╸┤ |        |        | ╘     |       |
| A/DQ[7] | INST[7] | ×   | RA[14] | RA[6]  | CA[9] | rsvd. |
| A/DQ[6] | INST[6] | ×   | RA[13] | RA[5]  | CA[8] | rsvd. |
| A/DQ[5] | INST[5] | ×   | RA[12] | RA[4]  | CA[7] | rsvd. |
| A/DQ[4] | INST[4] | ×   | RA[11] | RA[3]  | CA[6] | rsvd. |
| A/DQ[3] | INST[3] | ×   | RA[10] | RA[2]  | CA[5] | CA[3] |
| A/DQ[2] | INST[2] | ×   | RA[9]  | RA[1]  | CA[4] | CA[2] |
| A/DQ[1] | INST[1] | ×   | RA[8]  | RA[0]  | rsvd. | CA[1] |
| A/DQ[0] | INST[0] | ×   | RA[7]  | CA[10] | rsvd. | CA[0] |

Remarks:  $\times = \text{don't care} (V_{IH}/V_{IL})$ 

During the Command/Address cycles (first three clocks) DQS/DM will be driven low by the PSRAM for all operations.



## 7.4 Command Truth Table

The Octal DDR PSRAM recognizes the following commands specified on the INST (Instruction) cycle defined by the Address/DQ pins.

|                              | 1st C      | CLK | 2nd | CLK | 3rd | CLK |
|------------------------------|------------|-----|-----|-----|-----|-----|
| Command                      | -          | ┍╸┤ |     |     |     |     |
| Sync Read                    | 80h        | ×   | A3  | A2  | A1  | A0  |
| Sync Write                   | 00h        | ×   | A3  | A2  | A1  | A0  |
| Sync Read (Linear Burst)     | A0h        | ×   | A3  | A2  | A1  | A0  |
| Sync Write (Linear Burst)    | 20h        | ×   | A3  | A2  | A1  | A0  |
| ID Register Read             | C0h or E0h | ×   | 00h | 00h | 00h | 00h |
| Mode Register Read           | C0h or E0h | ×   | 00h | 04h | 00h | 00h |
| Mode Register Write          | 40h or 60h | ×   | 00h | 04h | 00h | 00h |
| Halfsleep <sup>™</sup> Entry | 40h or 60h | ×   | 00h | 04h | 00h | 06h |
| Global Reset                 | FFh        |     |     | ×   |     |     |

Remarks:

 $\times$  = don't care (V<sub>IH</sub>/V<sub>IL</sub>)

A3 = RA[max:7], unused address bit is reserved

 $A2 = {RA[6:0], CA[10]}$ 

A1 = {CA[9:4], 2xRsvd.}, unused address bits are reserved

A0 = {4xRsvd., CA[3:0]}

MA = Mode Register Address

Notes: 1) Default Burst Type set in Mode Register is 32 Byte Wrap

## 7.5 Read Operation

After address latching, the device initializes DQS/DM to '0 from CLK rising edge of the 3<sup>rd</sup> clock cycle (A1). See Figure 3 below.

Output data is available after LC cycles, as shown in Figure 4 & Figure 5, LC is latency configuration code as defined in Table 5 and Table 6. When data is valid, A/DQ[7:0] and DQS/DM follow the timing specified in Figure 6. Synchronous timing parameters are shown in Table 11 & Table 12.

In case of internal refresh insertion, variable latency output data is delayed by (LCx2) latency cycles as shown in Figure 4. The 1<sup>st</sup> DQS/DM rising edge after read pre-amble will indicate the beginning of valid data.







Figure 4: Variable Read Latency Refresh Pushout





Figure 5: Read Latency & tDQSCK





Figure 6: Read DQS/DM & DQ timing

# apmemory

## 7.6 Write Operation

A minimum of 2 bytes of data must be input in a write operation. In the case of consecutive short burst writes, tRC must be met by issuing additional CE# high time between operations. Single-byte write operations can be performed by masking the un-written byte with DQS/DM as shown in Figure 7.



Figure 7: Synchronous Write Unmasked Example



#### Figure 8: Synchronous Write Masking Example







## 7.7 Control registers

Register Read is shown below. Register reads are <u>always</u> LC latency cycles. Register Address in command determines which Register is read from.



Figure 11: ID Register Read



Register Write is shown below. Register Writes are <u>always</u> 0 latency cycle.



Figure 12: Register Write

ID & Mode Register mappings are shown in Table 3 & Table 4.

#### Table 3: ID Register Table

| Bit   | Purpose         | Settings                                                                                                                                                                                |
|-------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15    | KBD             | 0 - Good Die<br>1 - Known Bad Die                                                                                                                                                       |
| 14-13 | reserved        | 00                                                                                                                                                                                      |
| 12-8  | Row Address MSB | 01101 - 14 row address bits (128M), 13 logical row address<br>01110 - 15 row address bits (256M), 14 logical row address<br>01111 - 16 row address bits (512M), 15 logical row address* |
| 7-4   | Col Address MSB | 1001 - 10 column address bits, 11 logical column address*                                                                                                                               |
| 3-0   | Vendor          | 1101 - AP Memory                                                                                                                                                                        |

\*Please refer section 7.3 Command/Address Latching, 16 row address bits of 512Mb includes 15 logical row address and 1 logical column address.

#### Table 4: Mode Register Table

| Bit   | Purpose                | Settings                                                                    |
|-------|------------------------|-----------------------------------------------------------------------------|
| 15    | Deep Power Down Enable | 0 - Deep Power Down Entry<br>1 - Normal Operation (default)                 |
| 14-12 | Drive Strength         | see Table 7                                                                 |
| 11-10 | Refresh Rate           | see Table 8                                                                 |
| 9-8   |                        | reserved                                                                    |
| 7-4   | Latency Code           | see Table 5&6                                                               |
| 3     | Latency Type           | 0 - Variable Latency (default)<br>1 - Fixed Latency                         |
| 2     | Burst Type             | 0 - Wrapped (default)<br>1 - Hybrid Continuous                              |
| 1-0   | Burst Length           | 00 - 128 bytes<br>01 - 64 bytes<br>10 - 32 bytes (default)<br>11 - 16 bytes |



#### Table 5: Latency Configuration Codes MR[7:4]

|         | VL Codes (MR[3  | ]=0)           | FL Codes (MR[3]=1) | Max Input CL | K Freq (MHz) |
|---------|-----------------|----------------|--------------------|--------------|--------------|
| MR[7:4] | No Refresh (LC) | Refresh (LCx2) | (LCx2)             | Standard     | Extended     |
| 0000    | 3               | 6              | 6                  | 66           | 66           |
| 0001    | 4               | 8              | 8                  | 104          | 104          |
| 0010    | 5               | 10             | 10                 | 133          | 133          |
| 0011    | 6               | 12             | 12                 | 166          | 166          |
| 0100    | 7               | 14             | 14                 | 200          | 200          |
| 0101    | 8 (default)     | 16             | 16                 | 200          | 200          |
| others  | Reserved        | -              | -                  | -            | -            |

#### Table 6: Operation Latency Code Table

| Туре     | Operation | VL (de     | efault) | FL   |  |
|----------|-----------|------------|---------|------|--|
| 77-      |           | No Refresh | Refresh |      |  |
| Memory   | Read      | LC         | LCx2    | LCx2 |  |
| ,        | Write     | L          | С       | LC   |  |
| Register | Read      | L          | С       | LC   |  |
|          | Write     | (          | )       | 0    |  |

#### Table 7: Drive Strength Codes MR [14:12]

| Codes        | Drive Strength |
|--------------|----------------|
| <b>'</b> 000 | 100Ω           |
| '001         | 66Ω            |
| <b>'</b> 010 | 50Ω            |
| '011         | 40Ω            |
| '100         | 33Ω            |
| '101         | 33Ω            |
| '110         | 25Ω            |
| '111         | 25Ω (default)  |

#### Table 8: Refresh Frequency setting MR[11:10]

| MR[11:10] | Refresh Frequency                           |
|-----------|---------------------------------------------|
| x0        | Always 4x Refresh (default)                 |
| 01        | Enables 1x Refresh when temperature allows  |
| 11        | Enable 0.5x Refresh when temperature allows |

Note: x= don't care



#### Table 9: Burst Type MR[2], Burst Length MR[1:0], & Linear Burst

By default the device powers up in 32 Byte Wrap. In non-Hybrid burst (MR[2]=0), MR[1:0] sets the burst address space in which the device will continually wrap within. If Hybrid Burst Wrap is selected (MR[2]=1), the device will burst through the initial wrapped Burst Length once, then continue to burst incrementally up to maximum column address (2K) before wrapping around within the entire column address space. Burst Length (MR[1:0]) can be set to 16,32,64 & 128 bytes.

| MR[2] | MR [1:0] Burst Length |                        | Example of Sequence of Bytes During Wrap |                                   |  |  |  |  |
|-------|-----------------------|------------------------|------------------------------------------|-----------------------------------|--|--|--|--|
|       |                       |                        | Starting Address                         | Byte Sequence                     |  |  |  |  |
| '0    | '00                   | 128 Byte Wrap          | 4                                        | [4,5,6,127,0,1,2,]                |  |  |  |  |
| '0    | '01                   | 64 Byte Wrap           | 4                                        | [4,5,6,63,0,1,2,]                 |  |  |  |  |
| '0    | '10                   | 32 Byte Wrap (default) | 4                                        | [4,5,6,31,0,1,2,]                 |  |  |  |  |
| '0    | '11                   | 16 Byte Wrap           | 4                                        | [4,5,6,15,0,1,2,]                 |  |  |  |  |
| '1    | '00                   | 128 Byte Hybrid Wrap   | 2                                        | [2,3,4,127,0,1],128,1292047,0,1,  |  |  |  |  |
| '1    | '01                   | 64 Byte Hybrid Wrap    | 2                                        | [2,3,4,63,0,1],64,65,66,2047,0,1, |  |  |  |  |
| '1    | '10                   | 32 Byte Hybrid Wrap    | 2                                        | [2,3,4,31,0,1],32,33,34,2047,0,1, |  |  |  |  |
| '1    | '11                   | 16 Byte Hybrid Wrap    | 2                                        | [2,3,4,15,0,1],16,17,18,2047,0,1, |  |  |  |  |

The Linear Burst Command (INST[5:0]=6'b10\_0000) forces the current array read or write to do 2K Byte Wrap. The burst continues linearly from the starting address and at the end of the page it wraps back to the beginning of the page. This special burst instruction can be used on both array writes and reads. A new command is needed to access a different page.

# apmemory

## 7.8 Deep Power Down Mode

Deep Power Down Mode (DPD) is a feature which puts the device in an ultra-low power state. DPD Mode Entry is entered by using Register Write to write a 0 into MR[15]. CE# going high initiates the DPD Mode and must be maintained for the minimum duration of tDPD. The Deep Power Down Entry command sequence is shown below.



Figure 13: Deep Power Down Entry Write

Deep Power Down Exit is initiated by a low pulsed CE#. After a CE# DPD exit, CE# must be held high until the first operation begins (observing minimum tXDPD).



Figure 14: Deep Power Down Exit with CE# (Read Operation shown as example)

Register values are retained in DPD Mode but memory content is not. tDPDp is minimum period between two DPD Modes (measured from DPD exit to the next DPD entry) as well as from the initial powerup to the first DPD entry.



## 7.9 Halfsleep<sup>™</sup> Mode

Halfsleep<sup>™</sup> Mode is a feature which puts the device in an ultra-low power state, while the stored data is retained. Halfsleep<sup>™</sup> Mode Entry is entered by writing 8'hF0 into MR6. CE# going high initiates the Halfsleep<sup>™</sup> mode and must be maintained for the minimum duration of tHS. The Halfsleep<sup>™</sup> Entry command sequence is shown below.





Halfsleep<sup>™</sup> Exit is initiated by a low pulsed CE#. Afterwards, CE# should be held high until the first operation begins (observing minimum tXHS).



Figure 16: Halfsleep<sup>™</sup> Exit

## 8 Electrical Specifications:

## 8.1 Absolute Maximum Ratings

#### Table 10: Absolute Maximum Ratings

| Parameter                                                            | Symbol           | Rating                                         | Unit | Notes |
|----------------------------------------------------------------------|------------------|------------------------------------------------|------|-------|
| Voltage to any ball except $V_{DD}$ , $V_{DDQ}$ relative to $V_{SS}$ | VT               | -0.4 to V <sub>DD</sub> /V <sub>DDQ</sub> +0.4 | V    |       |
| Voltage on $V_{DD}$ supply relative to $V_{SS}$                      | V <sub>DD</sub>  | -0.4 to +2.45                                  | V    |       |
| Voltage on $V_{DDQ}$ supply relative to $V_{SS}$                     | V <sub>DDQ</sub> | -0.4 to +2.45                                  | V    |       |
| Storage Temperature                                                  | T <sub>STG</sub> | -55 to +150                                    | °C   | 1     |

Notes 1: Storage temperature refers to the case surface temperature on the center/top side of the PSRAM.

Caution:

Exposing the device to stress above those listed in Absolute Maximum Ratings could cause permanent damage. The device is not meant to be operated under conditions outside the limits described in the operational section of this specification. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability.

## 8.2 Pin Capacitance

#### Table 11: Package Pin Capacitance

| Parameter              | Symbol | Min | Мах | Unit | Notes   |
|------------------------|--------|-----|-----|------|---------|
| Input Pin Capacitance  | CIN    |     | 5   | pF   | VIN=0V  |
| Output Pin Capacitance | COUT   |     | 6   | рF   | VOUT=0V |

Note: spec'd at 25°C.

#### Table 12: Load Capacitance

| Parameter        | Symbol | Min | Мах | Unit | Notes |
|------------------|--------|-----|-----|------|-------|
| Load Capacitance | CL     |     | 15  | pF   |       |

Note: System  $C_L$  for the use of package.

# apmemory

## 8.3 Decoupling Capacitor Requirement

System designers need to take care of power integrity considering voltage regulator response and the memory peak currents/usage modes.



## 8.3.1 Low ESR cap C1:

It is recommended to place a low ESR decoupling capacitor of  $<=1\mu$ F close to the device to absorb transient peaks.

## 8.3.2 Large cap C2:

During Half-sleep modes even though half-sleep average currents are very small (less than 100 $\mu$ A), device will internally have low duty cycle burst refresh for an extended period of time of a few tens of microseconds. These refresh current peaks are large. During this period if the system regulator cannot supply large peaks for several microseconds, it is important to place a 4.7 $\mu$ F-10 $\mu$ F cap to take care of burst refresh currents and replenish the charge before next burst of refreshes.

If required please contact AP Memory for further current peak details.

## 8.4 Operating Conditions

### **Table 13: Operating Characteristics**

| Parameter                        | Min | Мах | Unit | Notes |
|----------------------------------|-----|-----|------|-------|
| Operating Temperature (extended) | -40 | 105 | °C   |       |
| Operating Temperature (standard) | -40 | 85  | °C   |       |



## 8.5 DC Characteristics

#### Table 14: DC Characteristics

| Symbol                    | Parameter                                          | Min                | Мах                   | Unit | Notes |
|---------------------------|----------------------------------------------------|--------------------|-----------------------|------|-------|
| V <sub>DD</sub>           | Supply Voltage                                     | 1.62               | 1.98                  | V    |       |
| VDDQ                      | I/O Supply Voltage                                 | 1.62               | 1.98                  | V    |       |
| VIH                       | Input high voltage                                 | V <sub>DDQ</sub> - | V <sub>DDQ</sub> +0.2 | V    |       |
| V <sub>IL</sub>           | Input low voltage                                  | -0.2               | 0.4                   | V    |       |
| Vон                       | Output high voltage (I <sub>он</sub> =-0.2mA)      | 0.8                |                       | V    |       |
| Vol                       | Output low voltage (IoL=+0.2mA)                    |                    | 0.2 VDDQ              | V    |       |
| lu                        | Input leakage current                              |                    | 1                     | μΑ   |       |
| ILO                       | Output leakage current                             |                    | 1                     | μΑ   |       |
|                           | Read/Write @13MHz                                  |                    | 6                     | mA   | 1     |
| lcc                       | Read/Write @133MHz                                 |                    | 22.5                  | mA   | 1     |
|                           | Read/Write @166MHz                                 |                    | 30                    | mA   | 1     |
|                           | Read/Write @200MHz                                 |                    | 37.5                  | mA   | 1     |
| ISB <sub>EXT</sub>        | Standby current (105C)                             |                    | 2200                  | μΑ   | 2     |
| <b>ISB</b> <sub>STD</sub> | Standby current (85C)                              |                    | 1360                  | μA   | 2     |
| ISB                       | Standby current (Deep Power Down<br>-40°C to 85°C) |                    | 40                    | μΑ   | 7     |

Note 1: Current is only characterized.

Note 2: Without CLK toggling. ISB will be higher if CLK is toggling.

Note 3: 0.5x Refresh.

Note 4: Typical mean ISBstDroom 200uA.

Note 5: Current is only guaranteed after 150ms into Halfsleep<sup>™</sup> mode.

Note 6: Typical mean ISBstdhs 80uA

Note 7: **Typical mean ISB**STDDPD **16uA at 25°C** 



## 8.6 AC Characteristics

#### Table 11: READ/WRITE Timing

|         |                                                          | -7(13 | 3MHz) | -6(16 | 6MHz) | -5(20 | OMHz) |      |           |
|---------|----------------------------------------------------------|-------|-------|-------|-------|-------|-------|------|-----------|
| Symbol  | Parameter                                                | Min   | Мах   | Min   | Мах   | Min   | Мах   | Unit | Notes     |
| tCLK    | CLK period                                               | 7.5   |       | 6     |       | 5     |       | ns   |           |
| tCH/tCL | Clock high/low width                                     | 0.45  | 0.55  | 0.45  | 0.55  | 0.45  | 0.55  | tCLK |           |
| tKHKL   | CLK rise or fall time                                    |       | 1.2   |       | 1     |       | 0.8   | ns   |           |
| tCEM    | CE# low pulse width                                      |       | 4     |       | 4     |       | 4     | μs   | Standard  |
|         |                                                          |       | 1     |       | 1     |       | 1     | μs   | Extended  |
| tCEM    | CE# low pulse width                                      | 3     |       | 3     |       | 3     |       | tCLK | Minimum 3 |
| tCPH    | CE# high pulse width                                     | 15    |       | 18    |       | 20    |       | ns   | Clocking  |
| tCSP    | CE# setup time to CLK rising edge                        | 2     |       | 2     |       | 2     |       | ns   |           |
| tCHD    | CE# hold time from CLK falling                           | 2     |       | 2     |       | 2     |       | ns   |           |
| tSP     | Setup time to active CLK edge                            | 0.8   |       | 0.6   |       | 0.5   |       | ns   |           |
| tHD     | Hold time from active CLK edge                           | 0.8   |       | 0.6   |       | 0.5   |       | ns   |           |
| tDQSV   | Chip enable to DQS output low                            | 2     | 6     | 2     | 6     | 2     | 6     | ns   |           |
| tHZ     | Chip disable to DQ/DQS output                            |       | 6     |       | 6     |       | 6     | ns   |           |
| tRC     | Write Cycle                                              | 60    |       | 60    |       | 60    |       | ns   |           |
| tRC     | Read Cycle                                               | 60    |       | 60    |       | 60    |       | ns   |           |
| tHS     | Minimum Halfsleep <sup>™</sup> duration                  | 150   |       | 150   |       | 150   |       | μs   |           |
| tXHS    | Halfsleep <sup>™</sup> Exit CE# low to CLK<br>setup time | 150   |       | 150   |       | 150   |       | μs   |           |
|         | Halfsleep <sup>™</sup> Exit CE# low pulse                | 60    |       | 60    |       | 60    |       | ns   |           |
| tXPHS   | width                                                    |       | tCEM  |       | tCEM  |       | tCEM  | μs   | Standard  |
|         |                                                          |       |       |       |       |       |       | μs   | Extended  |
| tDPD    | Minimum DPD Duration                                     | 500   |       | 500   |       | 500   |       | μs   |           |
| tDPDp   | Minimum period between DPD                               | 500   |       | 500   |       | 500   |       | μs   |           |
| tXDPD   | DPD CE# low to CLK setup time                            | 150   |       | 150   |       | 150   |       | μs   |           |
| tXPDPD  | DPD Exit CE# low pulse width                             | 60    |       | 60    |       | 60    |       | ns   | _         |
|         |                                                          |       | 2     |       | 2     |       | 2     | μs   |           |
| tPU     | Device Initialization                                    | 150   |       | 150   |       | 150   |       | μs   |           |
| tRST    | Reset to CMD valid                                       | 2     |       | 2     |       | 2     |       | μs   |           |



#### Table 12: DDR timing parameters

|        |                                 | -7(13 | -7(133MHz) |     | -6(166MHz) |     | OMHz) |      |       |
|--------|---------------------------------|-------|------------|-----|------------|-----|-------|------|-------|
| Symbol | Parameter                       | Min   | Мах        | Min | Max        | Min | Мах   | Unit | Notes |
| tCQLZ  | Clock rising edge to DQS low    | 1     | 6          | 1   | 6          | 1   | 6     | ns   |       |
| tDQSCK | DQS output access time from CLK | 2     | 5.5        | 2   | 5.5        | 2   | 5.5   | ns   |       |
| tDQSQ  | DQS – DQ skew                   |       | 0.6        |     | 0.5        |     | 0.4   | ns   |       |
| tDS    | DQ and DM input setup time      | 0.8   |            | 0.6 |            | 0.5 |       | ns   |       |
| tDH    | DQ and DM input hold time       | 0.8   |            | 0.6 |            | 0.5 |       | ns   |       |

## 9 Change Log

| Who            | Date    | Description                                                                                                             |
|----------------|---------|-------------------------------------------------------------------------------------------------------------------------|
| 7 Jul 23, 2019 |         | Initial Version derived from E7 256Mb OCHx 0.06; Reset pin is not                                                       |
|                |         | available; Removed tRP, tCHR, tRCH.                                                                                     |
|                | Aug 02, | Updated note for RFU, NC, DC Characteristics; Updated Deep Power                                                        |
|                | 2019    | Down Mode description                                                                                                   |
|                | Aug 23, | Updated tHS, tXPDPD, Wrap & hybrid burst, package code, note for                                                        |
|                | 2019    | package code, Command Truth Table edge indication                                                                       |
|                | Oct 18, | tCEM revised data by BD suggest (E7_OPI_256Mb/512Mb)                                                                    |
|                | 2021    | Standard temp: 2 us -> 4 us.                                                                                            |
|                |         | Extended temp: 0.5 us -> 1 us.                                                                                          |
| Kim            | Aug 30, |                                                                                                                         |
|                | 2022    | Revised typos                                                                                                           |
| Kim            | Dec     |                                                                                                                         |
|                | 15,2022 | Revised waveform                                                                                                        |
| -              |         | Aug 02,<br>2019         Aug 23,<br>2019         Oct 18,<br>2021         Kim       Aug 30,<br>2022         Kim       Dec |